# EECS 168 Lab 4.2

Michael O'Dea 862066396 Session 21 modea mode001 <u>Lab 4, Week 2 CheckOff Video: 5 design compiler report (timing, power, area, reference, and resource), Final Layout in Figure 51</u>

https://drive.google.com/file/d/1Im2hVrskMgWgcv2kAnpuDuLTJRq-gVX5/view?usp=sharing

### **Summary**

In this part of the lab, I gained experience using Synopsys Design Compiler (DC) to perform hardware synthesis. A synthesis tool takes an RTL hardware description and a standard cell library as input and produces a gate level netlist as output. The resulting gate-level netlist is a completely structural description with standard cells only at the leaves of the design. I also gained experience transforming a gate-level netlist into a placed and routed layout using Synopsys IC Compiler (ICC). ICC takes a synthesized gate-level netlist and a standard cell library as input, then produces layout as an output. This was done with a GCD design.

5 design compiler report (timing, power, area, reference, and resource):

dc\_shell> report\_timing -transition\_time -nets -attributes -nosplit Information: Updating design information... (UID-85)

\*\*\*\*\*\*\*\*\*\*\*\*

Report : timing -path full

-delay max

-nets

-max\_paths 1

-transition time

Design: gcdGCDUnit\_rtl Version: K-2015.06-SP4

Date : Wed Mar 2 22:55:09 2022

Operating Conditions: TYPICAL Library: saed90nm typ

Wire Load Model Mode: top

Startpoint: GCDdpath0/A\_reg\_reg[4]

(rising edge-triggered flip-flop clocked by ideal\_clock1)

Endpoint: GCDdpath0/A\_reg\_reg[9]

(rising edge-triggered flip-flop clocked by ideal\_clock1)

Path Group: ideal\_clock1

Path Type: max

## Attributes:

d - dont\_touch

u - dont\_use

mo - map\_only

so - size\_only

i - ideal net or ideal network

inf - infeasible path

| Point                             | Fanout    | Trans I | ncr Pat | h Attril | butes  |
|-----------------------------------|-----------|---------|---------|----------|--------|
| clock ideal_clock1 (rise edge) 0. |           |         |         | 0.00     |        |
| clock network delay (ideal)       |           |         | 0.00    | .00      |        |
| GCDdpath0/A_reg_reg[4]/Cl         | LK (DFFAF | RX1)    | 0.00    | 0.00     | 0.00 r |
| GCDdpath0/A_reg_reg[4]/Q          | (DFFARX   | 1)      | 0.04    | 0.24     | 0.24 f |
| result_bits_data[4] (net)         | 5         |         | 0.00 0  | 24 f     |        |
| U153/QN (NAND2X1)                 |           | 0.04    | 0.03    | 0.28 r   |        |
| n294 (net)                        | 2         | 0.00    | 0.28 r  |          |        |
| U251/QN (INVX0)                   |           | 0.03    | 0.03    | 0.31 f   |        |
| n183 (net)                        | 2         | 0.00    | 0.31 f  |          |        |
| U133/QN (NAND2X0)                 |           | 0.06    | 0.04    | 0.35 r   |        |
| n149 (net)                        | 1         | 0.00    | 0.35 r  |          |        |
| U252/QN (NAND2X1)                 |           | 0.05    | 0.04    | 0.39 f   |        |
| n314 (net)                        | 3         | 0.00    | 0.39 f  |          |        |
| U253/QN (NAND2X2)                 |           | 0.03    | 0.02    | 0.41 r   |        |
| n153 (net)                        | 1         | 0.00    | 0.41 r  |          |        |
| U258/QN (NAND2X1)                 |           | 0.03    | 0.03    | 0.44 f   |        |
| n154 (net)                        | 1         | 0.00    | 0.44 f  |          |        |
| U259/Q (AO21X1)                   |           | 0.04    | 0.08    | 0.52 f   |        |
| n227 (net)                        | 4         | 0.00    | 0.52 f  |          |        |
| U177/Q (LSDNX1)                   |           | 0.04    | 0.08    | 0.60 f   |        |
| n308 (net)                        | 2         | 0.00    | 0.60 f  |          |        |
| U320/Q (AO21X1)                   |           | 0.03    | 0.09    | 0.69 f   |        |
| n233 (net)                        | 1         | 0.00    | 0.69 f  |          |        |

| U322/Q (XOR2X1)                      |           | 0.04  | 0.12   | 0.81 r |        |
|--------------------------------------|-----------|-------|--------|--------|--------|
| n234 (net)                           | 1         | 0.00  | 0.81 ו | r      |        |
| U140/QN (NAND2X0)                    |           | 0.05  | 0.04   | 0.84 f |        |
| n238 (net)                           | 1         | 0.00  | 0.84 1 | f      |        |
| U324/QN (NAND4X0)                    |           | 0.07  | 0.04   | 0.88 r |        |
| n91 (net)                            | 1         | 0.00  | 0.88 r |        |        |
| GCDdpath0/A_reg_reg[9]/D             | (DFFARX1) |       | 0.07   | 0.00   | 0.88 r |
| data arrival time                    |           |       | 0.88   |        |        |
|                                      |           |       |        |        |        |
| clock ideal_clock1 (rise edge)       |           |       | 1.00   | 1.00   |        |
| clock network delay (ideal)          |           | (     | 0.00   | 1.00   |        |
| GCDdpath0/A_reg_reg[9]/CLK (DFFARX1) |           |       |        | 0.00   | 1.00 r |
| library setup time                   |           | -0.12 | 0.88   | 3      |        |
| data required time                   |           | 0.88  |        |        |        |
|                                      |           |       |        |        |        |
| data required time                   |           | 0.88  |        |        |        |
| data arrival time                    |           | -0.88 |        |        |        |
|                                      |           |       |        |        |        |
| slack (MET)                          |           |       | 0.00   |        |        |
| ,                                    |           |       |        |        |        |

1 dc\_shell> report\_area -nosplit -hierarchy

\*\*\*\*\*\*\*\*\*\*\*

Report: area

Design: gcdGCDUnit\_rtl Version: K-2015.06-SP4

Date : Wed Mar 2 22:57:52 2022

# Library(s) Used:

## saed90nm typ (File:

/usr/local/synopsys/pdk/SAED90\_EDK/SAED\_EDK90nm\_REF/references/ChipTop/ref/s aed90nm\_fr/LM/saed90nm\_typ.db)

Number of ports: 54
Number of nets: 384
Number of cells: 317

Number of combinational cells: 283 Number of sequential cells: 34 Number of macros/black boxes: 0

Number of buf/inv: 34 Number of references: 30

Combinational area: 1995.864012

Buf/Inv area: 199.999007

Noncombinational area: 1081.958015 Macro/Black Box area: 0.000000

Net Interconnect area: undefined (No wire load specified)

Total cell area: 3077.822028

Total area: undefined

Hierarchical area distribution

\_\_\_\_\_

|                                  | Global cell area Local cell area                                                    |
|----------------------------------|-------------------------------------------------------------------------------------|
| Hierarchical cell                | Absolute Percent Combi- Noncombi- Black- Total Total national national boxes Design |
| gcdGCDUnit_rtl<br>gcdGCDUnit_rtl | 3077.8220 100.0 1995.8640 1081.9580 0.0000                                          |
| Total                            | 1995.8640 1081.9580 0.0000                                                          |

1

dc shell> report power -nosplit -hierarchy

\*\*\*\*\*\*\*\*\*\*\*\*

Report : power -hier

-analysis\_effort low

Design: gcdGCDUnit\_rtl Version: K-2015.06-SP4

Date : Wed Mar 2 22:58:26 2022

## Library(s) Used:

saed90nm typ (File:

/usr/local/synopsys/pdk/SAED90\_EDK/SAED\_EDK90nm\_REF/references/ChipTop/ref/s aed90nm fr/LM/saed90nm typ.db)

Operating Conditions: TYPICAL Library: saed90nm\_typ

Wire Load Model Mode: top

Global Operating Voltage = 1.2 Power-specific unit information :

Voltage Units = 1V

Capacitance Units = 1.000000pf

Time Units = 1ns

Dynamic Power Units = 1mW (derived from V,C,T units)

Leakage Power Units = 1pW

\_\_\_\_\_

Switch Int Leak Total

Hierarchy Power Power Power %

-----

gcdGCDUnit\_rtl 0.128 1.124 9.51e+06 1.262 100.0

1

dc shell> report reference -nosplit -hierarchy

\*\*\*\*\*\*\*\*\*\*\*

Report: reference

Design: gcdGCDUnit\_rtl Version: K-2015.06-SP4

Date : Wed Mar 2 22:58:37 2022

#### Attributes:

b - black box (unknown)

bo - allows boundary optimization

d - dont touch

mo - map\_only

h - hierarchical

n - noncombinational

r - removable

s - synthetic operator

u - contains unmapped logic

| Reference | Library Unit Area   | Count Tota | l Area Attributes |
|-----------|---------------------|------------|-------------------|
| AND2X1    | saed90nm_typ 7.44   | 5000 1     | 7.445000          |
| AO21X1    | saed90nm_typ 10.13  | 8000 2     | 20.275999         |
| AO222X1   | saed90nm_typ 14.74  | 46000 16   | 235.936005        |
| AOINVX1   | saed90nm_typ 6.45   | 1000 1     | 6.451000          |
| AOINVX2   | saed90nm_typ 6.45   | 1000 1     | 6.451000          |
| DFFARX1   | saed90nm_typ 32.2   | 56001 32   | 2 1032.192017 n   |
| DFFX1     | saed90nm_typ 24.882 | 2999 2     | 49.765999 n       |
| INVX0     | saed90nm_typ 5.5300 | 000 28 1   | 54.840006         |
| INVX2     | saed90nm_typ 6.4510 | 000 1 (    | 6.451000          |
| INVX8     | saed90nm_typ 14.746 | 000 1      | 14.746000         |
| ISOLANDX1 | saed90nm_typ 7.3    | 373000 1   | 7.373000          |
| ISOLORX1  | saed90nm_typ 7.38   | 87000 4    | 29.548000         |
| LSDNX1    | saed90nm_typ 5.530  | 0000 1     | 5.530000          |
| NAND2X0   | saed90nm_typ 5.44   | 43000 88   | 478.983986        |
| NAND2X1   | saed90nm_typ 5.50   | 01000 9    | 49.508999         |
| NAND2X2   | saed90nm_typ 8.79   | 98000 4    | 35.192001         |
| NAND2X4   | saed90nm_typ 14.5   | 01000 1    | 14.501000         |
| NAND3X0   | saed90nm_typ 7.37   | 73000 2    | 14.746000         |
| NAND4X0   | saed90nm_typ 8.29   | 94000 16   | 132.703995        |
| NBUFFX2   | saed90nm_typ 5.53   | 30000 1    | 5.530000          |
| NOR2X0    | saed90nm_typ 5.53   | 0000 71    | 392.630015        |
| NOR2X1    | saed90nm_typ 6.00   | 5000 6     | 36.030001         |
| NOR2X2    | saed90nm_typ 9.21   | 6000 2     | 18.431999         |
| NOR2X4    | saed90nm_typ 14.73  | 31000 2    | 29.462000         |
| NOR3X0    | saed90nm_typ 8.29   | 4000 1     | 8.294000          |
| OA21X1    | saed90nm_typ 9.216  | 5000 5     | 46.079998         |
| OA22X1    | saed90nm_typ 11.05  | 9000 1     | 11.059000         |
| OR4X1     | saed90nm_typ 10.152 | 2000 2     | 20.304001         |
| XNOR2X1   | saed90nm_typ 13.8   | 324000 8   | 110.592003        |
| XOR2X1    | saed90nm_typ 13.82  | 24000 7    | 96.768003         |

| Total 30 references 307                                                                          | 7.822028                                                               |
|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| dc_shell> report_resources -nosplit -hierarch                                                    | у                                                                      |
| ********                                                                                         |                                                                        |
| Report : resources Design : gcdGCDUnit_rtl Version: K-2015.06-SP4 Date : Wed Mar 2 22:58:49 2022 |                                                                        |
| Resource Report for this hierarchy in file ./gc                                                  | d_dpath.v                                                              |
| ========                                                                                         |                                                                        |
| Cell   Module   Parameters   Cor                                                                 | ntained Operations                                                     |
| ======================================                                                           | GCDdpath0/sub_45 (gcd_dpath.v:45)  <br>CDdpath0/lt_51 (gcd_dpath.v:51) |
| ========                                                                                         |                                                                        |
| Implementation Report                                                                            |                                                                        |
| Cell   Module   Implementation                                                                   | •                                                                      |
|                                                                                                  | =======================================                                |
| sub_x_2                                                                                          | ea,speed)                                                              |
| =======================================                                                          |                                                                        |

## Final Layout in Figure 51:



#### <u>Issues</u>

This lab was fine and I was able to run it without errors.